Loading

Low Power Current Mirror Topologies in 32nm Technology for VlSI Analog Circuit
Aman Kumar1, Gurinder Pal Singh2

1Aman Kumar, Research Scholar, Department of Electronics and Communication Engineering, Chandigarh University, Gharuan (Punjab), India.
2Gurinder Pal Singh, Assistant Professor, Department of Electronics and Communication Engineering, Chandigarh University, Gharuan (Punjab), India.
Manuscript received on April 08, 2017. | Revised Version Manuscript Received on April 15, 2017. | Manuscript published on April 20, 2017. | PP: 33-38 | Volume-4 Issue-5, March 2017. | Retrieval Number: E0739034517/2017©BEIESP
Open Access | Ethics and Policies | Cite
© The Authors. Published By: Blue Eyes Intelligence Engineering & Sciences Publication (BEIESP). This is an open access article under the CC BY-NC-ND license (http://creativecommons.org/licenses/by-nc-nd/4.0/)

Abstract: This paper deals with the analog circuit constructed using a current mirror. Two stage op-amp circuits are made from current mirror and other elements like source amplifier. Here, we have constructed four types of current mirror named as Conventional CM, Cascode CM, Wilson CM, modified Wilson CM. The imperative constraints of current mirrors approaches are source voltage for small power, output resistance, overall power, constancy are related to each other. On studying these schemes, it is detected that modified Wilson current mirror current mirror system has increased the output resistance by 21MΩ to 37MΩ of the Wilson current mirror and decreased the power consumption by 23.10µW to 19.43µW.We have also constructed two-stage op-amps with help of conventional current mirror. In this paper an operational amplifier by CMOS is presented whose input depends on bias current which is 20uA and designed using 32nm technology. In sub-threshold region due to unique behavior of the MOSFET transistors not only allows a designer to work at low voltage and also at low input bias current. Scaling of MOSFET and keeping Vdd up to 0.8V-1.2V gain and phase margin of purposed op-amp has been obtained 78.6db and 68.8o respectively. These simulations are accomplished in 32nm CMOS technology using Galaxy cdesigner tool in Synopsis.
Keywords: Mixed design, CMOS, Two Stage op-amp, Current Mirrors, Synopsis, diode connected, MOSFET, Low voltage.